# Summary of Problems and Experiences during the Processor Development based on Chisel

Yue Jin

Institute of Computing Technology, Chinese Academy of Sciences <a href="mailto:2021.6@Shanghai">2021.6@Shanghai</a>, China

#### □ Outline

- A Short Introduction to Chisel
  - Features and Benefits
  - Where to Learn Chisel
- Sharing of Experience Using Chisel
  - Problems We Met
  - Experiences Sharing
  - Syntactic Salt
  - •...
- A RTL designer's perspective for Chisel

#### 1. A Short Introduction to Chisel



S



- Object-Oriented Programming
- Various and Convenient Hardware Generator
- Overall Signal Connection

**Features** 

- ✓ Improved readability and much shorter lines of code
- √ Flexible hardware module writing
- ✓ Make designers focus on design, not some dirty work

**Benefits** 

#### Where to Learn?

**Advice**: 2 pages of chisel-cheatsheet and an 896 pages scala book(just kidding...).







Programming in Scala(available online)

chisel-cheatsheet (colored version)

https://github.com/freechipsproject/chisel-cheatsheet/pull/2

- Other excellent learning resources
  - chisel-cookbook <a href="https://www.chisel-lang.org/chisel3/docs/introduction.html">https://www.chisel-lang.org/chisel3/docs/introduction.html</a>
  - chisel-bootcamp <a href="https://github.com/freechipsproject/chisel-bootcamp">https://github.com/freechipsproject/chisel-bootcamp</a>
  - chisel-book(pdf) <a href="https://github.com/schoeberl/chisel-book">https://github.com/schoeberl/chisel-book</a>

## 2. Problems & Experience Using Chisel



Software thinking vs

Hardware thinking

Advice you may need



## def is not for object declaration

```
class RandomReplacement(n_ways: Int) extends
ReplacementPolicy {
   //...
   def nBits = 16
   def perSet = false
   //...
```

## def is not for object declaration

```
class RandomReplacement(n_ways: Int) extends
  ReplacementPolicy {
    //...
    def nBits = 16
    def perSet = false
    //...
```



Victim way will always be the first(way 0)

## def is not for object declaration

```
class RandomReplacement(n_ways: Int) extends
ReplacementPolicy {
   //...
   def nBits = 16
   def perSet = false
   //...
```



Victim way will always be the first(way 0)

Advice: Use `def` to declare methods, and `val` to declare objects

```
// Is there an MSHR free for this request?
val mshr_validOH = Cat(mshrs.map(_.io.status.valid).reverse)
val mshr_free = ((~mshr_validOH).asUInt & prioFilter).orR()
```

```
// Is there an MSHR free for this request?
val mshr_validOH = Cat(mshrs.map(_.io.status.valid))
val mshr_free = ((~mshr_validOH).asUInt & prioFilter).orR()
```

#### Cat with no reverse



```
// Is there an MSHR free for this request?
val mshr_validOH = Cat(mshrs.map(_.io.status.valid).reverse)
val mshr_free = ((~mshr_validOH).asUInt & prioFilter).orR()
```



```
// Is there an MSHR free for this request?
val mshr_validOH = Cat(mshrs.map(_.io.status.valid).reverse)
val mshr_free = ((~mshr_validOH).asUInt & prioFilter).orR()
```



#### **Cat** → **Hardware thinking**

```
// Is there an MSHR free for this request?
val mshr_validOH = Cat(mshrs.map(_.io.status.valid).reverse)
val mshr_free = ((~mshr_validOH).asUInt & prioFilter).orR()
```

map → Software thinking



```
val validMeta = Cat((0 until nWays).map{w => v
alidArray(Cat(s2_idx, w.U))}.reverse).asUInt
```

```
val validMeta = Cat((0 until nWays).map{w => v
alidArray(Cat(s2_idx, w.U))}.reverse).asUInt
```



An I\$ with very high miss rate

```
val validMeta = Cat((0 until nWays).map{w => v
alidArray(Cat(s2_idx, w.U))}.reverse).asUInt
```



An I\$ with very high miss rate

```
wire [6:0] _T_1 = {s2_idx,1'h0}; // @[Cat.:
wire [255:0] _T_2 = validArray >> _T_1; //
wire lo_lo = _T_2[0]; // @[ICathe.scala 3:
wire [6:0] _T_3 = {s2_idx,1'h1}; // @[Cat.:
wire [255:0] _T_4 = validArray >> _T_3; //
wire lo_hi = _T_4[0]; // @[ICathe.scala 3:
wire [7:0] _T_5 = {s2_idx,2'h2}; // @[Cat.:
wire [255:0] _T_6 = validArray >> _T_5; //
wire hi_lo = _T_6[0]; // @[ICathe.scala 3:
wire [7:0] _T_7 = {s2_idx,2'h3}; // @[Cat.:
wire [255:0] _T_8 = validArray >> _T_7; //
wire hi_hi = _T_8[0]; // @[ICache.scala 3:
```

```
val validMeta = Cat((0 until nWays).map{w => v
alidArray(Cat(s2_idx, w.U))}.reverse).asUInt
```



An I\$ with very high miss rate



```
val validMeta = Cat((0 until nWays).map{w => val
idArray(Cat(s2_idx, w.U(log2Ceil(nWays).W)))}
.reverse).asUInt
```

```
wire [6:0] _T_1 = {s2_idx,1'h0}; // @[Cat.:
wire [255:0] _T_2 = validArray >> _T_1; //
wire lo_lo = _T_2[0]; // @[ICa che.scala 3:
wire [6:0] _T_3 = {s2_idx,1'h1}; // @[Cat.:
wire [255:0] _T_4 = validArray >> _T_3; //
wire lo_hi = _T_4[0]; // @[ICa che.scala 3:
wire [7:0] _T_5 = {s2_idx,2'h2}; // @[Cat.:
wire [255:0] _T_6 = validArray >> _T_5; //
wire hi_lo = _T_6[0]; // @[ICa che.scala 3:
wire [7:0] _T_7 = {s2_idx,2'h3}; // @[Cat.:
wire [255:0] _T_8 = validArray >> _T_7; //
wire hi_hi = _T_8[0]; // @[ICache.scala 3:
```

```
val validMeta = Cat((0 until nWays).map{w => v
alidArray(Cat(s2_idx, w.U))}.reverse).asUInt
```



An I\$ with very high miss rate



```
val validMeta = Cat((0 until nWays).map{w => val
idArray(Cat(s2_idx, w.U(log2Ceil(nWays).W)))}
.reverse).asUInt
```

wire [6:0] \_T\_1 = {s2\_idx,1'h0}; // @[Cat.:
wire [255:0] \_T\_2 = validArray >> \_T\_1; //
wire lo\_lo = \_T\_2[0]; // @[ICathe.scala 3:
wire [6:0] \_T\_3 = {s2\_idx,1'h1}; // @[Cat.:
wire [255:0] \_T\_4 = validArray >> \_T\_3; //
wire lo\_hi = \_T\_4[0]; // @[ICathe.scala 3:
wire [7:0] \_T\_5 = {s2\_idx,2'h2}; // @[Cat.:
wire [255:0] \_T\_6 = validArray >> \_T\_5; //
wire hi\_lo = \_T\_6[0]; // @[ICathe.scala 3:
wire [7:0] \_T\_7 = {s2\_idx,2'h3}; // @[Cat.:
wire [255:0] \_T\_8 = validArray >> \_T\_7; //
wire hi\_hi = \_T\_8[0]; // @[ICache.scala 3:

Advice: In Cat operation, you must specify the bit width for the immediate value of **UInt** type

Perhaps we need some syntactic salt? [warn] value 'w.U' in Cat has no width information!

```
val validMeta = Cat((0 until nWays).map{w => v
alidArray(Cat(s2_idx, w.U))}.reverse).asUInt
```



An I\$ with very high miss rate



```
wire [6:0] _T_1 = {s2_idx,1'h0}; // @[Cat.:
wire [255:0] _T_2 = validArray >> _T_1; //
wire lo_lo = _T_2[0]; // @[ICathe.scala 3:
wire [6:0] _T_3 = {s2_idx,1'h1}; // @[Cat.:
wire [255:0] _T_4 = validArray >> _T_3; //
wire lo_hi = _T_4[0]; // @[ICathe.scala 3:
wire [7:0] _T_5 = {s2_idx,2'h2}; // @[Cat.:
wire [255:0] _T_6 = validArray >> _T_5; //
wire hi_lo = _T_6[0]; // @[ICathe.scala 3:
wire [7:0] _T_7 = {s2_idx,2'h3}; // @[Cat.:
wire [255:0] _T_8 = validArray >> _T_7; //
wire hi_hi = _T_8[0]; // @[ICache.scala 3:
```

```
val validMeta = Cat((0 until nWays).map{w => val
idArray(Cat(s2_idx, w.U(log2Ceil(nWays).W)))}
.reverse).asUInt
```

**Advice**: In Cat operation, it is recommended to specify the bit width for the immediate value of **UInt** type

## Care about your `DontCare`

```
val bundleA <> DontCare
// lots of code
bundleA.signal1 := true.B
bundleA.signal2 := 1.U
bundleA.signal4 := 2.U
//...
bundleA.signalx := 3.U
// bundleA.signal3 is set to false.B
//forget...
when(bundleA.signal1 && bundleA.signal3){
 //...
```

## Care about your `DontCare`

```
val bundleA <> DontCare
bundleA.signal1 := true.B
bundleA.signal2 := 1.U
bundleA.signal4 := 2.U
//...
bundleA.signalx := 3.U
// bundleA.signal3 is set to false.B

//forget...
when(bundleA.signal1 && bundleA.signal3){
    //...
}
```

**Advice**: Do not use **DontCare** for make a temporary assignment to a bundle.

## Care about your `DontCare`

```
val bundleA <> DontCare
bundleA.signal1 := true.B
bundleA.signal2 := 1.U
bundleA.signal4 := 2.U
//...
bundleA.signalx := 3.U
// bundleA.signal3 is set to false.B
//forget...
when(bundleA.signal1 && bundleA.signal3){
  //...
```

Perhaps we need some syntactic salt?
[warn]signal3 in bundleA has been used but was connected to DontCare

**Advice**: Do not use **DontCare** for make a temporary assignment to a bundle.

**Defination:** Reassignment of the same variable (a wire/register) in the same cycle

**Defination:** Reassignment of the same variable (a wire/register) in the same cycle

# Explicit competition assignment

```
when (cond) {
    reg := val_a
    reg := val_b
}
```

**Defination:** Reassignment of the same variable (a wire/register) in the same cycle

# Explicit competition assignment

```
when (cond) {
    reg := val_a
    reg := val_b
}
```

# Less obvious competitive assignments

```
when (cond) {
    reg.valid := true.B
    reg := val_b
}
```

**Defination:** Reassignment of the same variable (a wire/register) in the same cycle

# Explicit competition assignment

```
when (cond) {
    reg := val_a
    reg := val_b
}
```

# Less obvious competitive assignments

```
when (cond) {
    reg.valid := true.B
    reg := val_b
}
```

# Implicit competition assignment

```
for (x <- xs) {
    val idx = f(x)
    somevec(idx) := g(x)
}</pre>
```

**Defination:** Reassignment of the same variable (a wire/register) in the same cycle

# Explicit competition assignment

```
when (cond) {
   reg := val_a
   reg := val_b
}
```

# Less obvious competitive assignments

```
when (cond) {
    reg.valid := true.B
    reg := val_b
}
```

# Implicit competition assignment

```
for (x <- xs) {
    val idx = f(x)
    somevec(idx) := g(x)
}</pre>
```

In an implicit competition assignment, f(x) is not a one-to-one function, that is, f(x1) = f(x2) but x1 != x2.

```
//exu write back, update some info
for((wb,i) <- io.exuWriteback.zipWithIndex) {
   val wbIdx = wb.bits.redirect.ftqIdx.value
   // ...
   when(cfiUPdate.taken && offset < cfiIndex_vec(wbIdx).bits){
      cfiIndex_vec(wbIdx).valid := true.B
      cfiIndex_vec(wbIdx).bits := offset
      cfiIsCall(wbIdx) := wb.bits.uop.cf.pd.cfiIsCall
      cfiIsRet(wbIdx) := wb.bits.uop.cf.pd.isRet
      //...
}</pre>
```

```
//exu write back, update some info
for((wb,i) <- io.exuWriteback.zipWithIndex) {
   val wbIdx = wb.bits.redirect.ftqIdx.value
   // ...
   when(cfiUPdate.taken && offset < cfiIndex_vec(wbIdx).bits){
      cfiIndex_vec(wbIdx).valid := true.B
      cfiIndex_vec(wbIdx).bits := offset
      cfiIsCall(wbIdx) := wb.bits.uop.cf.pd.cfiIsCall
      cfiIsRet(wbIdx) := wb.bits.uop.cf.pd.isRet
      //...
   }
}</pre>
```

The wbldx of different writeback ports may be the same!

```
//exu write back, update some info
for((wb,i) <- io.exuWriteback.zipWithIndex) {
   val wbIdx = wb.bits.redirect.ftqIdx.value
   // ...
   when(cfiUPdate.taken && offset < cfiIndex_vec(wbIdx).bits){
      cfiIndex_vec(wbIdx).valid := true.B
      cfiIndex_vec(wbIdx).bits := offset
      cfiIsCall(wbIdx) := wb.bits.uop.cf.pd.cfiIsCall
      cfiIsRet(wbIdx) := wb.bits.uop.cf.pd.isRet
      //...
}</pre>
```

The wbldx of different writeback ports may be the same!

```
Wb_1 : cfiIndex_vec(0).valid := true.B
Wb_2 : cfiIndex_vec(3).valid := false.B
Wb_3 : cfiIndex_vec(0).valid := false.B
```

```
//exu write back, update some info
for((wb,i) <- io.exuWriteback.zipWithIndex) {
   val wbIdx = wb.bits.redirect.ftqIdx.value
   // ...
   when(cfiUPdate.taken && offset < cfiIndex_vec(wbIdx).bits){
      cfiIndex_vec(wbIdx).valid := true.B
      cfiIndex_vec(wbIdx).bits := offset
      cfiIsCall(wbIdx) := wb.bits.uop.cf.pd.cfiIsCall
      cfiIsRet(wbIdx) := wb.bits.uop.cf.pd.isRet
      //...
}</pre>
```

The wbldx of different writeback ports may be the same!

```
Wb_1 : cfiIndex_vec(0).valid := true.B
Wb_2 : cfiIndex_vec(3).valid := false.B
Wb_3 : cfiIndex_vec(0).valid := false.B
```

**Advice**: Ensure that your assignment in the loop will not cause implicit competitive assignment.

#### 3. A developer's perspective for Chisel

- Excellent HDL
- A lot of syntactic sugar
- Free developers from dirty work
- Make more developers willing to write hardware

## 3. A developer's perspective for Chisel

- Excellent HDL
- A lot of syntactic sugar
- Free developers from dirty work
- Make more developers willing to write hardware



## 3. A developer's perspective for Chisel

- Excellent HDL
- A lot of syntactic sugar
- Free developers from dirty work
- Make more developers willing to write hardware



- Be familiar to Scala before using Chisel
- Ensure that the hardware (verilog) is consistent with what you wrote with Chisel



### Summary

Advice: Use `def` to declare methods, and `val` to declare constants or objects

**Advice**: Be careful when using software methods to describe hardware/circuit.

**Advice**: In Cat operation, it is recommended to specify the bit width for the immediate value of **UInt** type

**Advice**: Do not use **DontCare** for make a temporary assignment to a bundle.

**Advice**: Ensure that your assignment in the loop will not cause implicit competitive assignment.

# THANKS! Q & A